### **INTEGRATED CIRCUITS**

## DATA SHEET

### **74LVC16373A**; **74LVCH16373A** 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

Product specification Supersedes data of 2002 Oct 02 2003 Dec 08





### 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

#### **FEATURES**

- 5 V tolerant inputs/outputs for interfacing with 5 V logic
- Wide supply voltage range from 1.2 to 3.6 V
- CMOS low power consumption
- MULTIBYTE flow-through standard pin-out architecture
- Low inductance multiple power and ground pins for minimum noise and ground bounce
- · Direct interface with TTL levels
- All data inputs have bushold (74LVCH16373A only)
- High-impedance when V<sub>CC</sub> = 0 V.
- · Complies with JEDEC standard no. 8-1A
- ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V.
- Specified from -40 to +85 °C and -40 to +125 °C.

#### DESCRIPTION

The 74LVC(H)16373A is a 16-bit D-type transparent latch featuring separate D-type inputs for each latch and 3-state outputs for bus oriented applications. One Latch Enable (LE) input and one Output Enable  $(\overline{OE})$  are provided for each octal. Inputs can be driven from either 3.3 or 5 V devices. In 3-state operation, outputs can handle 5 V. These features allow the use of these devices in a mixed 3.3 and 5 V environment.

The 74LVC(H)16373A consists of 2 sections of eight D-type transparent latches with 3-state true outputs. When LE is HIGH, data at the Dn inputs enter the latches. In this condition the latches are transparent, i.e., a latch output will change each time its corresponding D-input changes.

When LE is LOW the latches store the information that was present at the D-inputs a set-up time preceding the HIGH-to-LOW transition of LE. When  $\overline{OE}$  is LOW, the contents of the eight latches are available at the outputs. When  $\overline{OE}$  is HIGH, the outputs go to the high impedance OFF-state. Operation of the  $\overline{OE}$  input does not affect the state of the latches.

The 74LVCH16373A bushold data inputs eliminates the need for external pull up resistors to hold unused inputs.

### **FUNCTION TABLE**

Per section of eight bits; note 1

| OPERATING MODES                             |     | INPUT | INTERNAL | OUTPUT |            |
|---------------------------------------------|-----|-------|----------|--------|------------|
| OPERATING MODES                             | nŌĒ | nLE   | nDn      | LATCHE | nQ0 to nQ7 |
| Enable and read register (transparent mode) | L   | Н     | L        | L      | L          |
|                                             | L   | Н     | Н        | Н      | Н          |
| Latch and read register                     | L   | L     | I        | L      | L          |
|                                             | L   | L     | h        | Н      | Н          |
| Latch register and disable outputs          | Н   | L     |          | L      | Z          |
|                                             | Н   | L     | h        | Н      | Z          |

### Note

H = HIGH voltage level;

h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition;

L = LOW voltage level;

I = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition;

Z = high-impedance OFF-state.

### 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f \le 2.5 \, \text{ns}$ 

| SYMBOL                             | PARAMETER                            | CONDITIONS                                    | TYPICAL | UNIT |
|------------------------------------|--------------------------------------|-----------------------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay Dn to Qn           | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.0     | ns   |
|                                    | propagation delay LE to Qn           | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.4     | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable time OE to Qn  | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.5     | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time OE to Qn | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.9     | ns   |
| C <sub>I</sub>                     | input capacitance                    |                                               | 5.0     | pF   |
| C <sub>PD</sub>                    | power dissipation per latch          | V <sub>CC</sub> = 3.3 V; notes 1 and 2        |         |      |
|                                    |                                      | outputs enabled                               | 15      | pF   |
|                                    |                                      | outputs disabled                              | 11      | pF   |

### Note

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

a)  $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma(C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacity in pF;

V<sub>CC</sub> = supply voltage in Volts;

N = total load switching outputs;

 $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of the outputs.

2. The condition is  $V_I = GND$  to  $V_{CC}$ .

### **ORDERING INFORMATION**

| TYPE NUMBER     | PACKAGE           |      |         |          |          |  |  |
|-----------------|-------------------|------|---------|----------|----------|--|--|
| I TPE NUMBER    | TEMPERATURE RANGE | PINS | PACKAGE | MATERIAL | CODE     |  |  |
| 74LVC16373ADGG  | -40 to +125 °C    | 48   | TSSOP48 | plastic  | SOT362-1 |  |  |
| 74LVCH16373ADGG | −40 to +125 °C    | 48   | TSSOP48 | plastic  | SOT362-1 |  |  |
| 74LVC16373ADL   | -40 to +125 °C    | 48   | SSOP48  | plastic  | SOT370-1 |  |  |
| 74LVCH16373ADL  | –40 to +125 °C    | 48   | SSOP48  | plastic  | SOT370-1 |  |  |

## 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

### 74LVC16373A; 74LVCH16373A

### **PINNING**

| SYMBOL          | PIN                              | DESCRIPTION                      |
|-----------------|----------------------------------|----------------------------------|
| 1 <del>OE</del> | 1                                | output enable input              |
|                 |                                  | (active LOW)                     |
| 1Q0             | 2                                | data output                      |
| 1Q1             | 3                                | data output                      |
| GND             | 4, 10, 15, 21, 28,<br>34, 39, 45 | ground (0 V)                     |
| 1Q2             | 5                                | data output                      |
| 1Q3             | 6                                | data output                      |
| V <sub>CC</sub> | 7, 18, 31, 42                    | supply voltage                   |
| 1Q4             | 8                                | data output                      |
| 1Q5             | 9                                | data output                      |
| 1Q6             | 11                               | data output                      |
| 1Q7             | 12                               | data output                      |
| 2Q0             | 13                               | data output                      |
| 2Q1             | 14                               | data output                      |
| 2Q2             | 16                               | data output                      |
| 2Q3             | 17                               | data output                      |
| 2Q4             | 19                               | data output                      |
| 2Q5             | 20                               | data output                      |
| 2Q6             | 22                               | data output                      |
| 2Q7             | 23                               | data output                      |
| 2OE             | 24                               | output enable input (active LOW) |
| 2LE             | 25                               | latch enable input (active HIGH) |
| 2D7             | 26                               | data input                       |
| 2D6             | 27                               | data input                       |
| 2D5             | 29                               | data input                       |
| 2D4             | 30                               | data input                       |
| 2D3             | 32                               | data input                       |
| 2D2             | 33                               | data input                       |
| 2D1             | 35                               | data input                       |
| 2D0             | 36                               | data input                       |
| 1D7             | 37                               | data input                       |
| 1D6             | 38                               | data input                       |
| 1D5             | 40                               | data input                       |
| 1D4             | 41                               | data input                       |
| 1D3             | 43                               | data input                       |
| 1D2             | 44                               | data input                       |

| SYMBOL | PIN | DESCRIPTION                      |
|--------|-----|----------------------------------|
| 1D1    | 46  | data input                       |
| 1D0    | 47  | data input                       |
| 1LE    | 48  | latch enable input (active HIGH) |



Fig.1 Pin configuration SSOP48 and TSSOP48.

### 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

### 74LVC16373A; 74LVCH16373A







# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A



### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                     | CONDITIONS                     | MIN. | MAX.            | UNIT |
|---------------------------------|-------------------------------|--------------------------------|------|-----------------|------|
| V <sub>CC</sub>                 | supply voltage                | for maximum speed performance  | 2.7  | 3.6             | V    |
|                                 |                               | for low voltage applications   | 1.2  | 3.6             | V    |
| VI                              | input voltage                 |                                | 0    | 5.5             | V    |
| Vo                              | output voltage                | output HIGH or LOW state       | 0    | V <sub>CC</sub> | V    |
|                                 |                               | output 3-state                 | 0    | 5.5             | V    |
| T <sub>amb</sub>                | operating ambient temperature | in free-air                    | -40  | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | input rise and fall times     | V <sub>CC</sub> = 1.2 to 2.7 V | 0    | 20              | ns/V |
|                                 |                               | V <sub>CC</sub> = 2.7 to 3.6 V | 0    | 10              | ns/V |

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).

| SYMBOL                             | PARAMETER                      | CONDITIONS                                                         | MIN. | MAX.                  | UNIT |
|------------------------------------|--------------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>                    | supply voltage                 |                                                                    | -0.5 | +6.5                  | V    |
| I <sub>IK</sub>                    | input diode current            | V <sub>I</sub> < 0                                                 | _    | -50                   | mA   |
| VI                                 | input voltage                  | note 1                                                             | -0.5 | +6.5                  | V    |
| I <sub>OK</sub>                    | output diode current           | $V_O > V_{CC}$ or $V_O < 0$                                        | _    | ±50                   | mA   |
| Vo                                 | output voltage                 | output HIGH or LOW state; note 1                                   | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                                    |                                | output 3-state; note 1                                             | -0.5 | +6.5                  | V    |
| I <sub>O</sub>                     | output source or sink current  | $V_O = 0$ to $V_{CC}$                                              | _    | ±50                   | mA   |
| I <sub>CC</sub> , I <sub>GND</sub> | V <sub>CC</sub> or GND current |                                                                    | _    | ±100                  | mA   |
| T <sub>stg</sub>                   | storage temperature            |                                                                    | -65  | +150                  | °C   |
| P <sub>tot</sub>                   | power dissipation              | $T_{amb} = -40 \text{ to } +125 ^{\circ}\text{C}; \text{ note } 2$ | _    | 500                   | mW   |

### **Notes**

- 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- 2. Above 60 °C the value of  $P_{tot}$  derate linearly with 5.5 mW/K.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

### **DC CHARACTERISTICS**

Al recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| CVMDC                  | DADAMETED                                               | TEST CONDITIONS                                              |                     | BAINI                 | TVD              | MAY  |      |
|------------------------|---------------------------------------------------------|--------------------------------------------------------------|---------------------|-----------------------|------------------|------|------|
| SYMBOL                 | PARAMETER                                               | OTHER                                                        | V <sub>CC</sub> (V) | MIN.                  | TYP.             | MAX. | UNIT |
| T <sub>amb</sub> = -40 | ) to +85 °C; note 1                                     |                                                              | •                   | •                     |                  | •    |      |
| V <sub>IH</sub>        | HIGH-level input voltage                                |                                                              | 1.2                 | V <sub>CC</sub>       | _                | _    | V    |
|                        |                                                         |                                                              | 2.7 to 3.6          | 2.0                   | 1-               | _    | V    |
| V <sub>IL</sub>        | LOW-level input voltage                                 |                                                              | 1.2                 | _                     | Ī-               | GND  | V    |
|                        |                                                         |                                                              | 2.7 to 3.6          | _                     | _                | 0.8  | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                               | $V_I = V_{IH}$ or $V_{IL}$ :                                 |                     |                       |                  |      |      |
|                        |                                                         | $I_{O} = -100 \mu\text{A}$                                   | 2.7 to 3.6          | V <sub>CC</sub> – 0.2 | _                | _    | V    |
|                        |                                                         | I <sub>O</sub> = -12 mA                                      | 2.7                 | V <sub>CC</sub> – 0.5 | _                | _    | V    |
|                        |                                                         | $I_{O} = -18 \text{ mA}$                                     | 3.0                 | V <sub>CC</sub> – 0.6 | _                | _    | V    |
|                        |                                                         | I <sub>O</sub> = -24 mA                                      | 3.0                 | V <sub>CC</sub> – 0.8 | _                | _    | V    |
| V <sub>OL</sub>        | LOW-level output voltage                                | $V_I = V_{IH}$ or $V_{IL}$ :                                 |                     |                       |                  |      |      |
|                        |                                                         | I <sub>O</sub> = 100 μA                                      | 2.7 to 3.6          | _                     | _                | 0.20 | V    |
|                        |                                                         | I <sub>O</sub> = 12 mA                                       | 2.7                 | _                     | _                | 0.40 | V    |
|                        |                                                         | I <sub>O</sub> = 24 mA                                       | 3.0                 | _                     | _                | 0.55 | V    |
| ILI                    | input leakage current                                   | $V_I = 5.5 \text{ V or GND}$ ; note 3                        | 3.6                 | _                     | ±0.1             | ±5   | μΑ   |
| l <sub>OZ</sub>        | 3-state output OFF-state current                        | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = 5.5$ V or GND; note 3 | 3.6                 | _                     | ±0.1             | ±5   | μΑ   |
| I <sub>off</sub>       | power off leakage current                               | $V_I$ or $V_O = 5.5 \text{ V}$                               | 0                   | _                     | ±0.1             | ±10  | μΑ   |
| I <sub>CC</sub>        | quiescent supply current                                | $V_I = V_{CC}$ or GND; $I_O = 0$                             | 3.6                 | _                     | 0.1              | 20   | μΑ   |
| Δl <sub>CC</sub>       | additional quiescent<br>supply current per input<br>pin | $V_I = V_{CC} - 0.6 \text{ V}; I_O = 0$                      | 2.7 to 3.6          | -                     | 5 <sup>(2)</sup> | 500  | μА   |
| I <sub>BHL</sub>       | bushold LOW sustaining current                          | V <sub>I</sub> = 0.8 V; notes 4 and 5                        | 3.0                 | 75                    | _                | _    | μΑ   |
| I <sub>BHH</sub>       | bushold HIGH sustaining current                         | V <sub>I</sub> = 2.0 V; notes 4 and 5                        | 3.0                 | -75                   | _                | _    | μΑ   |
| I <sub>BHLO</sub>      | bushold LOW overdrive current                           | notes 4 and 6                                                | 3.6                 | 500                   | -                | _    | μΑ   |
| Івнно                  | bushold HIGH overdrive current                          | notes 4 and 6                                                | 3.6                 | -500                  | _                | _    | μΑ   |

### 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

| OVMDC:                 | DADAMETED                                               | TEST CONDITIONS                                              |                     | BAINI                  | TVD  | 15 A X |      |
|------------------------|---------------------------------------------------------|--------------------------------------------------------------|---------------------|------------------------|------|--------|------|
| SYMBOL                 | PARAMETER                                               | OTHER                                                        | V <sub>CC</sub> (V) | MIN.                   | TYP. | MAX.   | UNIT |
| T <sub>amb</sub> = -40 | ) to +125 °C                                            |                                                              | 1                   | 1                      |      |        |      |
| V <sub>IH</sub>        | HIGH-level input voltage                                |                                                              | 1.2                 | V <sub>CC</sub>        | _    | _      | V    |
|                        |                                                         |                                                              | 2.7 to 3.6          | 2.0                    | _    | _      | V    |
| V <sub>IL</sub>        | LOW-level input voltage                                 |                                                              | 1.2                 | _                      | _    | GND    | V    |
|                        |                                                         |                                                              | 2.7 to 3.6          | _                      | _    | 0.8    | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                               | $V_I = V_{IH}$ or $V_{IL}$ :                                 |                     |                        |      |        |      |
|                        |                                                         | $I_{O} = -100 \mu\text{A}$                                   | 2.7 to 3.6          | $V_{CC} - 0.3$         | _    | _      | V    |
|                        |                                                         | I <sub>O</sub> = −12 mA                                      | 2.7                 | V <sub>CC</sub> - 0.65 | _    | _      | V    |
|                        |                                                         | $I_{O} = -18 \text{ mA}$                                     | 3.0                 | V <sub>CC</sub> – 0.75 | _    | _      | V    |
|                        |                                                         | I <sub>O</sub> = -24 mA                                      | 3.0                 | V <sub>CC</sub> – 1    | _    | _      | V    |
| V <sub>OL</sub>        | LOW-level output voltage                                | $V_I = V_{IH}$ or $V_{IL}$ :                                 |                     |                        |      |        |      |
|                        |                                                         | I <sub>O</sub> = 100 μA                                      | 2.7 to 3.6          | _                      | _    | 0.3    | V    |
|                        |                                                         | I <sub>O</sub> = 12 mA                                       | 2.7                 | _                      | _    | 0.6    | V    |
|                        |                                                         | I <sub>O</sub> = 24 mA                                       | 3.0                 | _                      | _    | 0.8    | V    |
| ILI                    | input leakage current                                   | $V_I = 5.5 \text{ V or GND}$ ; note 3                        | 3.6                 | _                      | _    | ±20    | μΑ   |
| l <sub>OZ</sub>        | 3-state output OFF-state current                        | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = 5.5$ V or GND; note 3 | 3.6                 | _                      | _    | ±20    | μΑ   |
| I <sub>off</sub>       | power off leakage current                               | $V_I$ or $V_O = 5.5 \text{ V}$                               | 0                   | _                      | _    | ±20    | μΑ   |
| I <sub>CC</sub>        | quiescent supply current                                | $V_I = V_{CC}$ or GND; $I_O = 0$                             | 3.6                 | _                      | _    | 80     | μΑ   |
| Δl <sub>CC</sub>       | additional quiescent<br>supply current per input<br>pin | $V_I = V_{CC} - 0.6 \text{ V}; I_O = 0$                      | 2.7 to 3.6          | _                      | _    | 5000   | μА   |
| I <sub>BHL</sub>       | bushold LOW sustaining current                          | V <sub>I</sub> = 0.8 V; notes 4 and 5                        | 3.0                 | 60                     | _    | -      | μА   |
| Івнн                   | bushold HIGH sustaining current                         | V <sub>I</sub> = 2.0 V; notes 4 and 5                        | 3.0                 | -60                    | _    | -      | μΑ   |
| I <sub>BHLO</sub>      | bushold LOW overdrive current                           | notes 4 and 6                                                | 3.6                 | 500                    | _    | _      | μА   |
| Івнно                  | bushold HIGH overdrive current                          | notes 4 and 6                                                | 3.6                 | -500                   | _    | _      | μА   |

### **Notes**

- 1. All typical values are measured at  $T_{amb}$  = 25 °C.
- 2. Measured at  $V_{CC} = 3.3 \text{ V}$ .
- 3. For bushold parts, the bushold circuit is switched off when  $V_I > V_{CC}$  allowing 5.5 V on the input pin.
- 4. Valid for data inputs of bushold parts (LVCH16373A) only. For data inputs only; control inputs do not have a bushold circuit
- 5. The specified sustaining current at the data inputs holds the input below the specified V<sub>I</sub> level.
- 6. The specified overdrive current at the data input forces the data input to the opposite logic input state.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

### **AC CHARACTERISTICS**

GND = 0 V;  $t_r$  =  $t_f \leq$  2.5 ns;  $C_L$  = 50 pF;  $R_L$  = 500  $\Omega.$ 

| OVMBOL                             | PARAMETER                            | CONDITIO         | NS                  |      | TVD                 | MAY  |      |
|------------------------------------|--------------------------------------|------------------|---------------------|------|---------------------|------|------|
| SYMBOL                             |                                      | WAVEFORMS        | V <sub>CC</sub> (V) | MIN. | TYP.                | MAX. | UNIT |
| T <sub>amb</sub> = -40             | ) to +85 °C; note1                   |                  |                     | 1    | 1                   | 1    | 1    |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay Dn to Qn           | see Fig 6 and 10 | 1.2                 | _    | 12                  | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _                   | 4.9  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.0  | 3.0(2)              | 4.4  | ns   |
|                                    | propagation delay LE to Qn           | see Fig 7 and 10 | 1.2                 | _    | 14                  | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _                   | 5.3  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.5  | 3.4(2)              | 4.8  | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable time OE to Qn  | see Fig 8 and 10 | 1.2                 | _    | 18                  | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _                   | 5.7  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.0  | 3.5(2)              | 4.9  | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time OE to Qn | see Fig 8 and 10 | 1.2                 | _    | 11                  | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _                   | 6.3  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.5  | 3.9(2)              | 5.4  | ns   |
| t <sub>W</sub>                     | LE pulse width HIGH                  | see Fig 7        | 1.2                 | _    | _                   | _    | ns   |
|                                    |                                      |                  | 2.7                 | 3.0  | _                   | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 3.0  | 2.0(2)              | _    | ns   |
| t <sub>su</sub>                    | set-up time Dn to LE                 | see Fig 9        | 1.2                 | _    | _                   | _    | ns   |
|                                    |                                      |                  | 2.7                 | 2.0  | _                   | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 2.0  | 1.0(2)              | _    | ns   |
| t <sub>h</sub>                     | hold time Dn to LE                   | see Fig 9        | 1.2                 | _    | _                   | _    | ns   |
|                                    |                                      |                  | 2.7                 | 0.9  | _                   | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 0.9  | -1.0 <sup>(2)</sup> | _    | ns   |
| t <sub>sk(0)</sub>                 | skew                                 | note 3           | 3.0 to 3.6          | _    | _                   | 1.0  | ns   |

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

| CVMDOL                             | PARAMETER                            | CONDITIO         | RAINI               | TVD  | MAY  |      |      |
|------------------------------------|--------------------------------------|------------------|---------------------|------|------|------|------|
| SYMBOL                             |                                      | WAVEFORMS        | V <sub>CC</sub> (V) | MIN. | TYP. | MAX. | UNIT |
| T <sub>amb</sub> = -40             | ) to +125 °C                         |                  |                     | 1    | •    | •    | •    |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay Dn to Qn           | see Fig 6 and 10 | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _    | 6.5  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.0  | _    | 5.5  | ns   |
|                                    | propagation delay LE to Qn           | see Fig 7 and 10 | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _    | 7.0  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.5  | _    | 6.0  | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output enable time OE to Qn  | see Fig 8 and 10 | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _    | 7.5  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.0  | _    | 6.5  | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output disable time OE to Qn | see Fig 8 and 10 | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 1.5  | _    | 8.0  | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 1.5  | _    | 7.0  | ns   |
| t <sub>W</sub>                     | LE pulse width HIGH                  | see Fig 7        | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 3.0  | _    | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 3.0  | _    | _    | ns   |
| t <sub>su</sub>                    | set-up time Dn to LE                 | see Fig 9        | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 2.0  | _    | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 2.0  | _    | _    | ns   |
| t <sub>h</sub>                     | hold time Dn to LE                   | see Fig 9        | 1.2                 | _    | _    | _    | ns   |
|                                    |                                      |                  | 2.7                 | 0.9  | _    | _    | ns   |
|                                    |                                      |                  | 3.0 to 3.6          | 0.9  | _    | _    | ns   |
| t <sub>sk(0)</sub>                 | skew                                 | note 3           | 3.0 to 3.6          | _    | _    | 1.5  | ns   |

### **Notes**

- 1. All typical values are measured at  $T_{amb}$  = 25 °C.
- 2. Measured at  $V_{CC} = 3.3 \text{ V}$ .
- 3. Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

### **AC WAVEFORMS**



| V               | V                   | INPUT           |             |  |
|-----------------|---------------------|-----------------|-------------|--|
| V <sub>CC</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are the typical output voltage drop that occur with the output load.

Fig.6 Input (Dn) to output (Qn) propagation delays.



| V               | V                   | INPUT           |             |  |
|-----------------|---------------------|-----------------|-------------|--|
| V <sub>CC</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |

 $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load.

Fig.7 Latch enable input (LE) pulse width, and the latch enable input to output (Qn) propagation delays.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

### 74LVC16373A; 74LVCH16373A



| V               | V                   | INPUT           |             |  |
|-----------------|---------------------|-----------------|-------------|--|
| V <sub>CC</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |

 $V_X$  =  $V_{OL}$  + 0.3 V at  $V_{CC} \geq$  2.7 V.

 $V_X$  =  $V_{OL}$  + 0.1  $V_{CC}$  at  $V_{CC}$  < 2.7  $V_{\cdot}$ 

 $V_Y = V_{OH} - 0.3 \text{ V at } V_{CC} \ge 2.7 \text{ V}.$   $V_Y = V_{OH} - 0.1 V_{CC} \text{ at } V_{CC} < 2.7 \text{ V}.$ 

vy = vOH = 0.1 vCC at vCC < 2.7 v.

 $\ensuremath{\text{V}_{\text{OL}}}$  and  $\ensuremath{\text{V}_{\text{OH}}}$  are the typical output voltage drop that occur with the output load.

Fig.8 3-state enable and disable times.



| V               | V                   | INPUT           |             |  |
|-----------------|---------------------|-----------------|-------------|--|
| V <sub>cc</sub> | V <sub>M</sub>      | VI              | $t_r = t_f$ |  |
| 1.2 V           | $0.5 \times V_{CC}$ | V <sub>CC</sub> | ≤ 2.5 ns    |  |
| 2.7 V           | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |
| 3.0 to 3.6 V    | 1.5 V               | 2.7 V           | ≤ 2.5 ns    |  |

The shaded areas indicate when the input is permitted to change for predictable performance.

Fig.9 Data set-up and hold times for the Dn input to the LE input.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A



| V               | Vı                                    | C <sub>L</sub> R <sub>L</sub> | V <sub>EXT</sub>   |                                    |                                    |                                    |
|-----------------|---------------------------------------|-------------------------------|--------------------|------------------------------------|------------------------------------|------------------------------------|
| V <sub>cc</sub> | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                               | I NL               | t <sub>PLH</sub> /t <sub>PHL</sub> | t <sub>PZH</sub> /t <sub>PHZ</sub> | t <sub>PZL</sub> /t <sub>PLZ</sub> |
| 1.2 V           | V <sub>CC</sub>                       | 50 pF                         | $500~\Omega^{(1)}$ | open                               | GND                                | $2 \times V_{CC}$                  |
| 2.7 V           | 2.7 V                                 | 50 pF                         | 500 Ω              | open                               | GND                                | $2 \times V_{CC}$                  |
| 3.0 to 3.6 V    | 2.7 V                                 | 50 pF                         | 500 Ω              | open                               | GND                                | $2 \times V_{CC}$                  |

### Note

1. The circuit performs better when  $R_L$  = 1000  $\Omega$ .

Definitions for test circuits:

 $R_L$  = Load resistor.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

Fig.10 Load circuitry for switching times.

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

### **PACKAGE OUTLINES**

TSSOP48: plastic thin shrink small outline package; 48 leads; body width 6.1 mm

SOT362-1



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ICCUE DATE            |                                 |
|----------|------------|--------|-------|----------|-----------------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION ISSUE DATE |                                 |
| SOT362-1 |            | MO-153 |       |          |                       | <del>99-12-27</del><br>03-02-19 |

# 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

SSOP48: plastic shrink small outline package; 48 leads; body width 7.5 mm

SOT370-1



### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ICCUE DATE            |                                 |
|----------|------------|--------|-------|----------|-----------------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION ISSUE DATE |                                 |
| SOT370-1 |            | MO-118 |       |          |                       | <del>99-12-27</del><br>03-02-19 |

### 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

74LVC16373A; 74LVCH16373A

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development             | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification           | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production              | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

SCA75

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R20/06/pp17

Date of release: 2003 Dec 08

Document order number: 9397 750 12347

Let's make things better.

Philips Semiconductors



